# **Design Document**

Abe Gizaw, Liz Fogarty, Havalock Yin, Jay Smith Instructor: Robert Williamson
CSSE 232

## **Table of Contents**

| Desigi | n Document                                           | 1  |
|--------|------------------------------------------------------|----|
| Tal    | ble of Contents                                      | 2  |
|        | High-Level Description                               | 3  |
|        | Performance Measures                                 | 3  |
|        | Description of Registers                             | 3  |
|        | Procedure Calling Conventions                        | 4  |
|        | Instruction Set                                      | 5  |
|        | Syntax and Sematix of Instructions:                  | 7  |
|        | Addressing Modes                                     | 9  |
|        | R Type:                                              | 10 |
|        | I Type:                                              | 10 |
|        | B Type:                                              | 10 |
|        | J Type:                                              | 11 |
|        | C and A Types                                        | 11 |
|        | Branching address                                    | 12 |
|        | Static Data Address                                  | 13 |
|        | ALU                                                  | 13 |
|        | Alter:                                               | 15 |
|        | Code -> Assembly & Machine Instructions For:         | 16 |
|        | RelPrime:                                            | 16 |
|        | Recursion:                                           | 18 |
|        | While Loop:                                          | 19 |
|        | Conditionals:                                        | 21 |
|        | Basic Procedure Call:                                | 22 |
|        | Multi Cycle Register Transfer Language Specification | 23 |
|        | Multi-Cycle Components                               | 23 |
|        | Multi-Cycle RTL Instructions                         | 25 |
|        | Cycle Decision for Processor                         | 31 |
|        | Our Signals include:                                 | 31 |
|        | Testing Plan (Integration & Unit)                    | 34 |
|        | Control                                              | 39 |
|        | Diagram for Main Control                             | 39 |
|        | ALU Control Truth Table                              | 40 |
|        | Testing                                              | 41 |
| Apper  | ndix                                                 | 42 |
|        | RTL Components Single-Cycle                          | 42 |
|        | RTL Instruction Single-Cycle                         | 43 |

### **High-Level Description**

We are designing an accumulator architecture. We will be using four accumulators to reduce the amount of instructions that can access the stack/memory and keep track of more variables. Some of our instructions take a 2-bit ID value to specify which accumulator is used for an operation. We have 32 instructions and six types. All our procedures take advantage of the stack, by using it as a place to store the return address, accumulator registers, and arguments. We also use a heap pointer to save Accumulator values before going to another procedure.

The reason we chose to do 4 accumulators instead of a load store or 1 accumulator is that we wanted to find the best balance between the cost and speed of the processor. 4 accumulators make our processor a lot cheaper than load-store, but faster than a 1 accumulator architecture.

#### **Performance Measures**

We agreed that we would be measuring "performance" based on a combination of the speed and cost of the processor. Our design utilizes a 4-accumulator architecture, finding a balance between speed and cost. While not as fast as a load/store architecture, it surpasses the performance of a 1-accumulator setup. Conversely, it's more cost-effective compared to load/store systems, though slightly more expensive than a single accumulator design. Hence, we've determined that assessing "performance" based on cost-effectiveness is the most appropriate measure for our purposes.

(Put hard numbers for cost)

#### **Description of Registers**

We will use four accumulators which are just four registers. The names for the registers go as follows: reggie 0 represented as r0, reggie 1 represented as r1, reggie 2 represented as r2, and reggie 3 represented as r3. Two registers have specific assignments: r2 is allocated for lui values and r3 is allocated for return values. Both

these registers can be used for other operations, but whenever a lui/procedure is performed, whatever values were in these registers previously will be overwritten. The registers r0 and r1 will operate like normal accumulator registers.

| Register | Name     | Symbol | Assignment                        |
|----------|----------|--------|-----------------------------------|
| R[0]     | reggie 0 | r0     | Normal<br>Accumulator<br>Register |
| R[1]     | reggie 1 | r1     | Normal<br>Accumulator<br>Register |
| R[2]     | reggie 2 | r2     | Allocated for lui<br>Values       |
| R[3]     | reggie 3 | r3     | Allocated for<br>Return Values    |

#### **Procedure Calling Conventions**

#### • Calling Procedure

When a procedure is called, the user must open up space on the stack using movesp. movesp should only open up 2^9 bits, although its immediate can hold more. The return address will always be put on index 0 of the stack by jal, and the user does not have to do it themselves. If a user decides to open up more, it is up to them to make sure things are put in the correct order. Arguments must be placed in order of how a procedure expects it. So a procedure that takes (a, b, c) expects a at 0x00, b at 0x02, c at 0x4, etc. Another thing to keep in mind is that movesp takes in an 11-bit immediate, but loadsp and storesp only take a 7-bit immediate. This means you can open up more space than you can access. The user should be aware of this, although we don't ever expect the stack to be opened up that much in one instruction. The user is limited to

• At the start of a Procedure

Users shall load the arguments from the stack using loadsp. A 2-byte space needs to be opened if jal is used to jump to tags in this procedure.

#### • Returning From Procedure

The return value will be put in R[3]. Use instruction jb to jump back to the caller. Any extra return values will be put on the stack. Close the 2-byte space opened for jal to tag if there is before any jb.

#### After Called Procedure Returned

Unpack any data or return value saved in the stack. Then, close the stack opened for the procedure and the extended stack for multiple return values.

#### • Preventing Data Loss

Whenever jumping to a procedure using jal, R[0], R[1], and R[2] will automatically be put on the stack. So space will be allocated, reggies saved, and whenever returning to the caller, the stack will be deallocated during the jb instruction. reggie3 is not saved since it holds the return value. Whenever a jb is called, reggies get automatically saved and restored. If other data needs to be preserved (for example the static data) open more space on the stack when calling a procedure and put the data after the arguments.

#### Behind the scenes

Whenever a loadsp or storesp instruction is called, the user does not need to account for the registers that will be on the stack. Behind the scenes, 8 will always be added to the immediate that the user passes in. So loadsp r1 0, will move the sp 8 and load that value. This allows for the program to stay intuitive while reducing the amount of registers needed to save off values.

#### **Instruction Set**

| Instruction | Opcode | Format Type | Bit-wise Description       |
|-------------|--------|-------------|----------------------------|
| add         | 00000  | R           | R[ID] = R[ID] + M[ME(imm)] |

| sub  | 00001 | R | R[ID] = R[ID] - M[SE(imm)]                   |  |
|------|-------|---|----------------------------------------------|--|
| xor  | 00010 | R | $R[ID] = R[ID] \oplus M[ME(imm)]$            |  |
| or   | 00011 | R | R[ID] = R[ID]   M[ME(imm)]                   |  |
| and  | 00100 | R | R[ID] = R[ID] & M[ME(imm)]                   |  |
| sll  | 00101 | R | R[ID] = R[ID] << M[ME(imm)]                  |  |
| srl  | 00110 | R | R[ID] = R[ID] >> M[ME(imm)]                  |  |
| stop | 00111 | J | PC = 0x00                                    |  |
| ori  | 01000 | I | R[ID] = R{ID]   SE(imm)                      |  |
| xori | 01001 | I | R[ID] = R{ID] ^ SE(imm)                      |  |
| andi | 01010 | I | R[ID] = R{ID] & SE(imm)                      |  |
| addi | 01011 | I | R[ID] = R[ID] + SE(imm)                      |  |
| slli | 01100 | I | R[ID] = R[ID] << imm[4:0]                    |  |
| srli | 01101 | I | R[ID] = R[ID] >> imm[4:0]                    |  |
| srai | 01110 | I | R[ID] = R[ID] >> imm[4:0]                    |  |
| slt  | 01111 | R | R[ID] = (R[ID] < SE(imm))?1:0                |  |
| beq  | 10000 | В | if (R[ID1] == R[ID2])<br>PC += SE(imm2) << 1 |  |
| bne  | 10001 | В | if (R[ID1] != R[ID2])<br>PC += SE(imm2) << 1 |  |

| blt     | 10010 | В | if (R[ID1] < R[ID2])<br>PC += SE(imm2) << 1       |
|---------|-------|---|---------------------------------------------------|
| bge     | 10011 | В | if (R[ID1] >= R[ID2])<br>PC += SE(imm2) << 1      |
| jal     | 10100 | J | M[SP] = PC + 4<br>PC += SE(imm) << 1              |
| load    | 10101 | R | R[ID] = M[SE(imm)]                                |
| store   | 10110 | R | M[SE(imm)] = R[ID]                                |
| storesp | 10111 | I | R[ID] = M[SP + SE(imm) + 6]                       |
| loadsp  | 11000 | I | M[SP + SE(imm) + 6] = R[ID]                       |
| movesp  | 11001 | J | SP += SE(imm)                                     |
| input   | 11010 | J | Mem[SP + SE(imm)] = input                         |
| lui     | 11011 | J | R[2] = SE(imm) << 5                               |
| jb      | 11100 | J | PC = M[SP]                                        |
| swap    | 11101 | С | hold = R[ID1]<br>R[ID1] = R[ID2]<br>R[ID2] = hold |
| alter   | 11110 | Α | R[returnID] = R[argID1] + R[argID2]               |
| output  | 11111 | J | Output = R[3]                                     |

## **Syntax and Sematix of Instructions:**

| add r1 0x188 | This instruction will add the value stored at an address |
|--------------|----------------------------------------------------------|
|              | into a specified register                                |

|                 | current values of registers onto the heap                                                                                                                                                       |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| load r1 0x188   | This instruction will load the value at an address into the ID register.                                                                                                                        |
| store r1 0x188  | This instruction will store the value in ID register into some address in memory                                                                                                                |
| storesp r1 0x4  | This instruction takes an offset and a register and stores the value at the register onto the stack + offset                                                                                    |
| loadsp r1 0x4   | This instruction takes an offset and a register, and loads the value at stack + offset+ 8 onto the specified register                                                                           |
| movesp 8        | This instruction will take an immediate and move the stack pointer that much bits                                                                                                               |
| input 0         | Takes the immediate and puts some input at the stack pointer + the immediate. Effectively treating it like an offset                                                                            |
| lui 0x7AA       | loads an 11-bit immediate value into the upper 11 bits of R[2] and fills in the other 5 bits with 0's.                                                                                          |
| jb 0x0          | Restore the three registers. Then, jump to the caller's return address, i.e. the ra stored at 0 index of the stack.  The immediate DOES NOT do anything.                                        |
| swap r1 2       | Swaps the values in 2 registers                                                                                                                                                                 |
| alter r2 2 r1 + | Takes in 3 IDs, return ID, arg1 ID, and arg2 ID. Also takes in an operation represented by some immediate.  This instruction will calculate R[ID1] operation R[ID2] and store it in R[ReturnID] |
| output 0x0      | Outputs what's in R[3]                                                                                                                                                                          |

## **Addressing Modes**

• General Addressing mode

| df | 15 11     | 10 9 | 8 7 | 6 5 | 4 0    |
|----|-----------|------|-----|-----|--------|
| R  | Addy      |      |     | ID  | Opcode |
| ı  | Immediate |      |     | ID  | Opcode |
| В  | Immedia   | nte  | ID2 | ID  | Opcode |

| J |           | Opcode   |     |    |        |
|---|-----------|----------|-----|----|--------|
| С | n/a       |          | ID2 | ID | Opcode |
| А | Operation | ReturnID | ID2 | ID | Opcode |

Our machine architecture supports several addressing modes to accommodate the diverse needs of our instruction set. Below we outline the addressing modes available and their application in our system, which is based on 16-bit instructions. Each instruction has a 5-bit opcode.

#### R Type:

- The R type instructions use a 2-bit ID field to specify one of the four registers in our register file as an operand.
- These instructions utilize an Addy field to access a specific location in our static memory, starting at address 0x1E00. Due to the limited size of our instructions, the upper 7 bits of the static memory address are hardcoded, and only the lower 9 bits are specified by the instruction, allowing access to a range within a 512-byte window. We call this Address extending.

#### I Type:

- I type instructions that feature an immediate value that is sign-extended to the full width of the data path.
- For loadsp and storesp instructions, the immediate is treated as stack pointer-relative offset. It is sign-extended to 16 bits, and when it increments the stack pointer, another 6 will be added. This is due to the registers being put on the stack at the first 3 spots.

### **B** Type:

• Branch instructions use a PC-relative addressing mode where the immediate field specifies an offset from the current program counter. This offset is sign-extended to allow for both forward and backward branching within a limited range. The effective branch target is calculated by adding the sign-extended immediate to the current PC value.

• The immediate in the B-type is the exact amount of lines forward/backward it needs to jump. This number will be multiplied by 2 in the Immediate Generator

#### J Type:

- For J type instructions an immediate value is used to calculate one of the following:
  - The memory address offset where data will be stored.
  - Jump target address.
- Unlike B types, J types have an 11-bit Addy field, allowing for a broader range of target addresses. The jump target address is calculated by sign-extending the Addy field and adding it to the current PC value, facilitating longer jumps within the program. This is relevant to jb and jal
- The immediate in the J-type is the exact amount of lines forward/backward it needs to jump. This number will be multiplied by 2 in the Immediate Generator
- LUI Instruction: The lui instruction is a special case in our J types where the immediate is not sign-extended to 16 bits. This instruction sign extends to 11 bits which is then used to load a value into the upper bits of a register. It is left shifted by 5 bits in the Immediate Generator
- Jump Back has an immediate field that won't be used. It will read the top thing in the stack, which should be the address to jump back to. Users should always pass in 0 as the immediate field
- Output and stop are all J types that don't care about their immediate just like ib
- movesp takes its immediate and moves the stack pointer that much bits
- input has an immediate that acts as an offset for SP, but uses that offset to read from memory where to put some input at. It does not change SP

#### C and A Types

• The C type instruction is just a swap operation and does not use an immediate value or address fields.

• The A-type instructions are dedicated to arithmetic operations, using the Operation field to specify the particular arithmetic function, and utilizing two registers specified by the ID and ID2 fields.

#### **Branching address**

We use a 16-bit address space that is byte-addressed. Each line takes up 2 bytes of space. For all address-related instructions with an immediate, including beq, bne, blt, bge, and jal, PC will move <u>relatively</u> from the instruction line by <u>2 times the immediate</u> (i.e. PC += SE(imm2) << 1). (jb just jumps to the address of the line) Therefore, immediate n means move forward by n lines, and -n means move backward by n lines. For example, immediate -1 means move backward by 1 line and immediate 2 means move forward by 2 lines.

Static data starts at 0x1E00. Sp starts at 0xFFF8. The memory map is below

| sp 0xFFFE    | 6 bits of open space we can use to store special values |                                                                           |
|--------------|---------------------------------------------------------|---------------------------------------------------------------------------|
| sp 0xFFF8    | Stack                                                   | <stack accumulators<="" off="" save="" td="" to="" up="" used=""></stack> |
|              |                                                         |                                                                           |
|              |                                                         |                                                                           |
|              |                                                         |                                                                           |
|              | Неар                                                    |                                                                           |
|              | Static Data                                             |                                                                           |
|              | Static Data                                             |                                                                           |
| 0x1E00       | Text                                                    |                                                                           |
| PC -> 0x0000 | - I OAL                                                 |                                                                           |

#### **Static Data Address**

Some special addressing to note is that in any R-type instructions that reference static data, the instruction takes in a 9-bit value and the datapath will sudo code 0001 111 at imm[15:9]. For Lui instructions, an 11-bit value is given and the datapath will sudo code 0001 1 at [15:11].

Any variables declared using the .word declaration, will be saved into static memory. Static memory begins at 0x1E00 and ends at 0x2000. This memory is not guaranteed and can be overwritten without warning. To prevent this, users must be agile and store data that cannot be lost in the stack. This is done by opening up more than the approved amount of space on the stack and storing the data above the return address.

#### **ALU**

| ALUOp | Name                   | Case | Operation |
|-------|------------------------|------|-----------|
| 0000  | add                    | 0    | "+"       |
| 0001  | sub                    | 1    | -         |
| 0010  | shift left logical     | 2    | <<<       |
| 0011  | shift right logical    | 3    | >>>       |
| 0100  | shift right arithmetic | 4    | >>        |
| 0101  | or                     | 5    | I         |
| 0110  | and                    | 6    | &         |
| 0111  | xor                    | 7    | •         |

| 1000  | equal                    | 8  | "=="  |
|-------|--------------------------|----|-------|
| 1001  | not equal                | 9  | !=    |
| 1010  | less than                | 10 | <     |
| 1011  | greater than or equal to | 11 | >=    |
| 01100 | load 0                   | 12 | LO    |
| 1101  | load 1                   | 13 | L1    |
| 1110  | swap                     | 14 | add0  |
| 1111  | addressing addition      | 15 | add8+ |

We need words here
Only the week can't underest

Only the weak can't understand the sheet

#### Alter:

Alter is an instruction that takes 3 registers and an operation that acts like another opcode. The ALU will use this separate opcode as a signal to specify the operation. So the ALU can get its arithmetic operation from the alter opcode or the general opcode (decided by the mux). An example of the instruction is "alter r2 r2 r1 +". This sets reggie2 to be reggi2 + reggie1. R[2] = R[2] + R[1] The codes and symbols are as shown:

| <u>Operation</u> | <u>Code</u> | <u>Symbol</u> | <u>Note</u>                   |
|------------------|-------------|---------------|-------------------------------|
| add              | 00000       | +             |                               |
| sub              | 00001       | -             |                               |
| srl              | 00110       | >>>           |                               |
| sra              | 00111       | >>            |                               |
| load 0           | 01101       | LO            | we do not care about the args |
| load 1           | 01110       | L1            | we do not care about the args |

### **Code -> Assembly & Machine Instructions For:**

#### **RelPrime:**

```
int relPrime(int n){
  int m;
  m = 2;
  while (\gcd(n, m) != 1) \{ // n \text{ is the input from the outside world } 
   m = m + 1;
  return m;
}
int gcd(int a, int b){
 if (a == 0) {
  return b;
 }
 while (b != 0) {
  if (a > b) {
   a = a - b;
else {
   b = b - a;
 return a;
```

| Address | Assembly            | Machine Code     | Comments |
|---------|---------------------|------------------|----------|
| 0x0000  | input 0             | 0000000000011010 |          |
| 0x0002  | RP:<br>loadsp r0 -8 | 1111110000011000 |          |
| 0x0004  | set r1 2            | 0000000100100110 |          |
| 0x006   | set r2 1            | 000000011000110  |          |

| 0x0008 | SU:<br>movesp -4            | 1111111110011001 |  |
|--------|-----------------------------|------------------|--|
| 0x000A | storesp r0 0                | 000000000010111  |  |
| 0x000C | storesp r1 2                | 0000000100110111 |  |
| 0x000E | jal GCD                     | 000000100010100  |  |
| 0x0010 | movesp 8                    | 000000100011001  |  |
| 0x0012 | beq r2 r3 finish            | 0000011111010000 |  |
| 0x0014 | addi r1 1                   | 000000010101011  |  |
| 0x0016 | beq r1 r1 SU                | 1111001010110000 |  |
| 0x0018 | finish:<br>swap r1 r3       | 0000000110111101 |  |
| 0x001A | output 0                    | 000000000011111  |  |
| 0x001C | stop 0                      | 000000000000111  |  |
| 0x001E | GCD:<br>loadsp r0 0         | 000000000011000  |  |
| 0x0020 | loadsp r1 2                 | 000000100111000  |  |
| 0x0022 | set r2 0                    | 000000001000110  |  |
| 0x0024 | bne r0 r2 continue          | 0000011100010001 |  |
| 0x0026 | swap r1 r3                  | 0000000110111101 |  |
| 0x0028 | jb 0                        | 000000000011100  |  |
| 0x002A | continue:<br>beq r1 r2 done | 0000110100110000 |  |
| 0x002C | blt r1 r0 ChangeA           | 0000011000110010 |  |
| 0x002E | alter r1 r1 r0 -            | 0000101000111110 |  |
| 0x0030 | beq r1 r1 continue          | 1111101010110000 |  |
| 0x0032 | ChangeA:                    | 0000100010011110 |  |

|        | alter r0 r0 r1 -    |                  |  |
|--------|---------------------|------------------|--|
| 0x0034 | beq r0 r0 continue  | 1111011000010000 |  |
| 0x0036 | done:<br>swap r0 r3 | 0000000110011101 |  |
| 0x0038 | jb 0                | 0000000000011100 |  |

### **Recursion:**

```
def fibonacci_recursive(n):
    if n <= 1:
        return n
    else:
        return fibonacci_recursive(n-1) + fibonacci_recursive(n-2)</pre>
```

| Address | Assembly               | Machine Code | Comments                     |
|---------|------------------------|--------------|------------------------------|
| 0x0000  | fib:<br>loadsp r0 0x02 |              | R[0] = n                     |
| 0x0002  | alter r2 r0 r0 L1      |              | R[2] = 1                     |
| 0x0004  | bge r2 r0 ELSE         |              | R[2] >= [0] ?<br>1 >= n      |
| 0x0006  | swap r3 r0             |              | R[3] = n<br>R[0] = ?         |
| 0x0008  | jb 0                   |              | Jumping back                 |
| 0x000A  | ELSE:<br>addi r0 -1    |              | n = n - 1<br>R[0] = R[0] - 1 |
| 0x000C  | opensp 4               |              | Set up stack for fib call    |
| 0x000E  | storesp r0 0x2         |              | int $n = R[0] (n-1)$         |
| 0x0010  | jal fib                |              | Call fib                     |

| 0x0000 | closesp 4        | Restore stack from fib call                                      |
|--------|------------------|------------------------------------------------------------------|
| 0x0002 | addi r0 -1       | n = n - 1 Really is n = n - 2 since we have already subtracted 1 |
| 0x0004 | opensp 4         | Set up stack for fib call                                        |
| 0x0006 | storesp r0 0x2   | int $n = R[0]$ (n-2)                                             |
| 0x0008 | swap r3 r1       | R[1] = R[3] Whatever fib(n-1) returned is in R[1]                |
| 0x000A | jal fib          | Call fib                                                         |
| 0x000C | closesp 4        | Restore stack from fib call $R[3] = fib(n-2)$                    |
| 0x000E | alter r3 r3 r1 + | R[3] = R[3] + R[1]<br>return = fib(n-1) +<br>fib(n-2)            |
| 0x0010 | jb 0             | End                                                              |

## While Loop:

```
public static int countEvens() {
  int num = 1;
  int count = 0;
    while (num <= 20) {
        if (num % 2 == 0) {
            count++;
        }
        num++;
    }
return count;
}</pre>
```

| Address | Assembly                 | Machine Code       | Comments                                                 |
|---------|--------------------------|--------------------|----------------------------------------------------------|
| 0x0000  | addi 0 1                 | 01011 00 000000001 | # num, assuming registers start at 0                     |
| 0x0002  | addi 3 0                 | 01011 01 000000000 | # count, assuming registers start at 0                   |
| 0x0004  | addi 2 20                | 01011 10 000010100 | # immediate, assuming registers start at 0               |
| 0x0006  | addi 3 1                 | 01011 11 000000001 | # store 1 into register 3, assuming registers start at 0 |
| 0x0008  | store 0 0x0004           | 10111 00 000000100 | # store num in memory                                    |
| 0x000A  | store 1 0x0008           | 10111 11 000001000 | # store 1 into memory                                    |
| 0x000C  | WHILE:<br>blt 0x0004 END | 00100 010110 10010 | # check if 20 is less<br>than num                        |
| 0x000E  | CHECK:<br>srli 0 0x0008  | 01101 00 000001000 | # divide num by 2                                        |
| 0x0010  | addi 2 -20               | 01011 10 111101100 | # make register 2 equal to 0                             |
| 0x0012  | store 0 0x000C           | 10111 00 000001100 | # store num after being divided into memory              |
| 0x0014  | bne 0x000C NEXT          | 01100 000110 10001 | # check is num is not 0                                  |
| 0x0016  | load 0 0x0004            | 10110 00 000000100 | # load num before<br>division into register 0            |
| 0x0018  | addi 3 1                 | 01011 01 000000001 | # add one to count                                       |
| 0x001A  | NEXT:<br>addi 0 1        | 01011 00 000000001 | # add 1 to num                                           |
| 0x001C  | store 0 0x0004           | 10111 00 000000100 | # store new num after<br>addition into memory            |
| 0x0001E | addi 2 20                | 01011 10 000010100 | # put 20 back into register 2                            |

| 0x0020 | bge 0x0004 WHILE         | 00100 101100 10011 | # go back to the while<br>loop if 20 is greater<br>than equal to num                     |
|--------|--------------------------|--------------------|------------------------------------------------------------------------------------------|
| 0x0022 | END:<br>beq 0x0004 CHECK | 00100 101100 10000 | # check to make sure<br>20 and num aren't<br>equal because if they<br>are we aren't done |

### **Conditionals:**

```
public static int max(int a, int b) {
   if(a >= b)
    return a;
   Else
   return b;
}
```

| Address | Assembly             | <b>Machine Code</b> | Comments                                                       |
|---------|----------------------|---------------------|----------------------------------------------------------------|
| 0x0000  | loadsp 1 -4          | 1111100 01 11001    | # load b into register 1                                       |
| 0x0002  | loadsp 2 -8          | 1111000 10 11001    | # load a into register 2                                       |
| 0x0004  | store 1 0x0004       | 10111 01 000000100  | # store data in register<br>1 into memory                      |
| 0x0006  | bge 0x0004 EXIT      | 10011 00100         | # check is a is greater than or equal to b                     |
| 0x0008  | load 3 0x0004        | 10110 11 000000100  | # load b into register 3<br>which is used for return<br>values |
| 0x000A  | blt 0x0004 DONE      | 10010 00100         | # branch to done which is below all other instructions         |
| 0x000C  | EXIT: store 2 0x0008 | 10111 10 000001000  | # store a into memory                                          |
| 0x000E  | load 3 0x0008        | 10110 11 000001000  | # load a into register 3<br>which is used for return           |

|  | values |
|--|--------|
|  |        |

### **Basic Procedure Call:**

```
foo(){
    int a = 3;
    int b = 4;
    int c = findSum(a, b);
    return c
}
```

| Address | Assembly       | Machine Code | Comments             |
|---------|----------------|--------------|----------------------|
| 0x0000  | A .word 3      |              | Sets A to set        |
| 0x0002  | B .word 4      |              | Sets B to 4          |
| 0x0004  | Load r0 A      |              |                      |
| 0x0006  | Load r1 B      |              |                      |
| 0x0008  | Opensp 8       |              | Opens stack for proc |
| 0x000A  | Storesp r0 0x4 |              | Stores r0 on stack   |
| 0x000C  | Storesp r1 0x8 |              | Stores r1 on stack   |
| 0x000E  | Jal findSum    |              | Opens stack for proc |

### Multi Cycle Register Transfer Language Specification

#### **Naming Conventions**

• Modules: module name

• Test Benches: tb\_<module name>

Inputs: Camel CaseOutputs: All capsWires: DOGtoCAT

• Registers: r<ID> (r1 for example)

• Clocks: \_CLK

• Other: Kebab Case (Dog-Cat)

### **Multi-Cycle Components**

| Component          | Inputs                       | Input<br>Bit  | Outputs                               | Output<br>Bit | Behavior                                                                                                    | RTL<br>Symbols                                                                            |
|--------------------|------------------------------|---------------|---------------------------------------|---------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| Program<br>Counter |                              | 16            |                                       | 16            | Keeps track of the address of the LOC we are running                                                        | PC                                                                                        |
| Register File      | ID                           | 2             | Reg[ID]                               | 16            | Stores information in the register for easy access                                                          | Reg<br>Reg[0]<br>Reg[1]<br>Reg[2]<br>Reg[3]                                               |
| Registers          | Data<br>Starting<br>address  | 16<br>16      | Content in the Register               | 16            | These are the registers in the datapath.                                                                    | A B ALUOut MDR SP Output                                                                  |
| ALU                | ALUSrcA<br>ALUSrcB,<br>ALUOp | 16<br>16<br>3 | ALUSrcA op<br>ALUSrcB<br>shouldBranch | 16            | Operation determined from ALU Control. Once ALUOp received, you will perform the operation on SrcA and SrcB | +, -, <<<,<br>>>>, >>,  ,<br>&, \( \epsilon , ==,<br>!=, <, >=,<br>L0, L1,<br>add0, add6+ |

| ALU Control             | ALUOp<br>Opcode<br>Operation | 2 5 5 5 | Operation for ALU                               | 4                 | Either 00 for add, 01 for subtract, or a 10 for looking at instruction opcode, and 11 for alter opcode                                                                     |              |
|-------------------------|------------------------------|---------|-------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| Memory                  | Address<br>Data              | 16      | Instruction                                     | 16                | Pulls the instruction located at PC & returns it                                                                                                                           | Mem[addr]    |
| Immediate<br>Generator  | Instruction[1 5-0]           | 16      | Instruction                                     | 16                | Takes in a 16-bit instruction and decodes it into a 16 bit immediate value. For R types it Address extends(hard codes 7 MSB to 0001 111.) and Sign-extends everything else | SE()<br>AE() |
| Mux                     |                              |         |                                                 | 1 to 16           | Uses a selector bit to go to another operation                                                                                                                             |              |
| Control Unit            | Instruction[4 -0]            | 5       | Branch MemRead MemtoReg ALUop MemWrite RegWrite | Depends<br>on ALU | Takes in the opcode and interprets it. After that, the control unit will generate control signals.                                                                         |              |
| Instruction<br>Register | Address                      | 16      | Address                                         | 16                |                                                                                                                                                                            | inst         |
| InputIO                 | n/a                          | n/a     | Data input from user                            | 16                |                                                                                                                                                                            | inputio      |
| OutputIO                | Data output<br>to user       | 16      | n/a                                             | n/a               |                                                                                                                                                                            | outputio     |
|                         |                              |         |                                                 |                   |                                                                                                                                                                            |              |

## **Multi-Cycle RTL Instructions**

| Name /<br>Type            | Instructio<br>n | Multi-Cycle RTL                                                                                            | Comment                                                     |
|---------------------------|-----------------|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| CYCLE 1                   |                 | Cycle 1:<br>PC = PC + 2<br>$Inst \leftarrow Mem[PC]$                                                       | Fetch:                                                      |
| CYCLE 2                   |                 | Cycle 2: A ← Reg[inst[6:5]] B ← Reg[inst[8:7]] MDR ← Mem[AE(inst[15:7])] ALUOut ← PC + SE(inst[15:9] << 1) | Decode:                                                     |
| Add / R                   | add             | Cycle 3: ALUOut ← A + MDR  Cycle 4: Reg[inst[6:5]] ← ALUOut                                                | Perform<br>Operation<br>Return                              |
| Subtract / R              | sub             | Cycle 3: ALUOut ← A - MDR  Cycle 4: Reg[inst[6:5]] ← ALUOut                                                | Follows the same format as the previous R type instruction. |
| XOR / R                   | xor             | Cycle 3:         A ← A ⊕ MDR         Cycle 4:         Reg[inst[6:5]] ← ALUOut                              | Follows the same format as the previous R type instruction. |
| OR / R                    | or              | Cycle 3: ALUOut ← A   MDR Cycle 4: Reg[inst[6:5]] ← ALUOut                                                 | Follows the same format as the previous R-type instruction. |
| AND / R                   | and             | Cycle 3: ALUOut ← A & MDR  Cycle 4: Reg[inst[6:5]] ← ALUOut                                                | Follows the same format as the previous R type instruction. |
| Shift Left<br>Logical / R | sll             | Cycle 3:<br>ALUOut ← A <<< MDR                                                                             | Follows the same format as                                  |

| Name /<br>Type    | Instructio<br>n | Multi-Cycle RTL                                                                                      | Comment                                                                                                                                                                                 |
|-------------------|-----------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   |                 | Cycle 4: Reg[inst[6:5]] ← ALUOut                                                                     | the previous R<br>type<br>instruction.                                                                                                                                                  |
| Set Less Than / R | slt             | Cycle 3: ALUOut ← if(A < MDR)? 1 : 0  Cycle 4: Reg[inst[6:5]] ← ALUOut                               | In general similar to how the B-types are written out  The ALU will subtract A and MDR and store it in an output "isNegative" The output will be the first bit in the operation A - MDR |
| Load / R          | load            | Cycle 3:<br>Reg[inst[6:5]] ← MDR                                                                     | Loads what's in<br>MDR and puts<br>into r1                                                                                                                                              |
| Store / R         | store           | Cycle 3: $Mem[AE(inst[15:7])] \leftarrow A$                                                          | Stores what's in<br>A and puts into<br>MDR                                                                                                                                              |
| Set / I           | srl             | Cycle 3:<br>Reg[inst[6:5]] ← SE(inst[15:5])                                                          | Sets a register to a immediate                                                                                                                                                          |
| LoadSp / I        | loadsp          | Cycle 3: ALUOut ← SE(inst[15:5]) add8+ SP  Cycle 4: MDR ← Mem[ALUOut]  Cycle 5: Reg[inst[6:5]] ← MDR | Imm gen will have a signal to know to SE [15:7]  Go into Regfile and write data into r1                                                                                                 |
| StoreSp / I       | storesp         | Cycle 3: ALUOut ← SE(inst[15:5]) + SP  Cycle 4: Mem[ALUOut] ← A                                      | Calculate<br>where in SP we<br>are referencing                                                                                                                                          |

| Name /<br>Type  | Instructio<br>n | Multi-Cycle RTL                                 | Comment                                        |
|-----------------|-----------------|-------------------------------------------------|------------------------------------------------|
|                 |                 |                                                 | Write data into memory at the address SP       |
| Or Immediate /  | ori             | Cycle 3: ALUOut $\leftarrow$ A   SE(inst[15:5]) | Perform<br>Operation                           |
| I               |                 | Cycle 4:<br>Reg[inst[6:5]] ← ALUOut             | Return                                         |
| Xor Immediate / | xori            | Cycle 3:<br>ALUOut ← A ⊕ SE(inst[15:5])         | Follows the same format as the previous I type |
|                 |                 | Cycle 4: Reg[inst[6:5]] ← ALUOut                | instruction.                                   |
| And Immediate   | andi            | Cycle 3:<br>ALUOut ← A & SE(inst[15:5])         | Follows the same format as the previous I      |
| / I             | undi            | <b>Cycle 4:</b> Reg[inst[6:5]] ← ALUOut         | type instruction.                              |
| Add Immediate   | addi            | Cycle 3: ALUOut $\leftarrow$ A + SE(inst[15:5]) | Follows the same format as the previous I      |
| / I             | uddi            | Cycle 4: Reg[inst[6:5]] ← ALUOut                | type instruction.                              |
| Shift Left      | a11;            | Cycle 3:<br>ALUOut ← A <<< SE(inst[15:5])       | Follows the same format as                     |
| Logical Imm / I | slli            | Cycle 4: Reg[inst[6:5]] ← ALUOut                | the previous I type instruction.               |
| Shift Right     | srli            | Cycle 3:<br>ALUOut ← A >>> SE(inst[15:5])       | Follows the same format as                     |
| Logical Imm / I | 2111            | Cycle 4: Reg[inst[6:5]] ← ALUOut                | the previous I type instruction.               |
| Shift Right     | srai            | Cycle 3:<br>ALUOut ← A >> SE(inst[15:5])        |                                                |
| Arith Imm / I   |                 | Cycle 4:                                        |                                                |

| Name /<br>Type    | Instructio<br>n | Multi-Cycle RTL                                                         | Comment                                                                                            |
|-------------------|-----------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
|                   |                 | [inst[6:5]] ←ALUOut                                                     |                                                                                                    |
| Branch == / B     | beq             | Cycle 3:<br>if (A == B)<br>PC ← ALUOut                                  | SE(inst[15:9]) represents the # of lines to jump. Multiply by 2 since addresses are 2 bits         |
| Branch != / B     | bne             | Cycle 3:<br>if (A != B)<br>PC ← ALUOut                                  | The ALU will subtract A and B and store either a 1 or 0 in the output "isZero".                    |
| Branch < / B      | blt             | Cycle 3: if (A < B) PC ← ALUOut                                         | The ALU will subtract A and B and store the first bit of the operation in the output "isNegative". |
| Branch >= / B     | bge             | Cycle 3:<br>if (A >= B)<br>PC ← ALUOut                                  | The ALU will subtract A and B and store the first bit of the operation in the output "isNegative". |
| Input / J         | input           | Cycle 3:<br>Input 0x0                                                   |                                                                                                    |
| Output / J        | output          |                                                                         |                                                                                                    |
| Stop / J          | stop            |                                                                         |                                                                                                    |
| Jump And Link / J | jal             | Cycle 3: ALUOut ← SP - 2  Cycle 4: Mem[ALUOut] ← PC ALUOut ← ALUOut - 2 |                                                                                                    |

| Name /<br>Type | Instructio<br>n | Multi-Cycle RTL                                                                                                                                                                                                                                                                                                                                                                         | Comment |
|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|                |                 | $A \leftarrow \text{Reg}[2]$ $C\text{ycle 5:}$ $Mem[ALUOut] \leftarrow A$ $ALUOut \leftarrow ALUOut - 2$ $A \leftarrow \text{Reg}[1]$ $C\text{ycle 6:}$ $Mem[ALUOut] \leftarrow A$ $ALUOut \leftarrow ALUOut - 2$ $A \leftarrow \text{Reg}[0]$ $C\text{ycle 7:}$ $Mem[ALUOut] \leftarrow A$ $SP \leftarrow ALUOut$ $SP \leftarrow ALUOut$ $SP \leftarrow ALUOut$ $SP \leftarrow ALUOut$ |         |
| Jump Back / J  | jb              | Cycle 3:  MDR ← Mem[SP]  ALUOut= SP + 2  Cycle 4:  Reg[0] ← MDR  MDR ← Mem[ALUOut]  ALUOut ← ALUOut + 2  Cycle 5:  Reg[1] ← MDR  MDR ← Mem[ALUOut]  ALUOut ← ALUOut + 2  Cycle 6:  Reg[2] ← MDR  MDR ← Mem[ALUOut]  ALUOut ← ALUOut + 2  Cycle 7:  PC ← MDR  SP ← ALUOut                                                                                                                |         |
| MoveSp/ J      | movesp          | Cycle 3: ALUOut $\leftarrow$ SP + SE(inst[15:5])                                                                                                                                                                                                                                                                                                                                        | Move sp |

| Name /<br>Type     | Instructio<br>n | Multi-Cycle RTL                                                                      | Comment                                                                                                 |
|--------------------|-----------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
|                    |                 | Cycle 4:<br>SP ← ALUOut                                                              | Store the value back in memory                                                                          |
| Lui / J            | lui             | Cycle 3: Reg[2] $\leftarrow$ SE(inst[15:5] $<<<$ 5)                                  |                                                                                                         |
| Swap / C           | swap            | Cycle 3:     ALUOut ← A     Reg[inst[6:5]] ← B  Cycle 4:     Reg[inst[8:7]] ← ALUOut | RN is hard-coded to somewhere in top of memory                                                          |
| Alter Register / A | alter           | Cycle 3: ALUOut ← A op B  Cycle 4: Reg[inst[10:9]] ← ALUOut                          | op ← inst[15:11] will go into the ALU as the ALUOp  Do the operation with A and B  Reg[inst[10:9]] = rd |
| Input              | input           | Cycle 3: ALUOut ← SP + SE(inst[15:5])  Cycle 4: Mem[ALUOut] ← inputio                |                                                                                                         |
| Output             | output          | Cycle 3:         A ← Reg[3]         Cycle 4:         Output ← A                      |                                                                                                         |

## **Cycle Decision for Processor**

We have decided to implement a multi-cycle processor for out project. The data path is below



## Our Signals include:

| Signal       | <u>Desc</u>                                                                                                                                    |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| PCWrite      | Controls when we write to PC<br>0 → Does not write onto PC<br>1 → Writes onto PC                                                               |
| Jump         | Tells us if we are in a jump instruction $0 \rightarrow \text{Not a jump instruction}$ $1 \rightarrow \text{Jump instruction}$                 |
| Branch       | Tells us if we are in a branch instruction  00 → PC += 2 (we are not branching)  01 → PC = Jump/Branch to address  10 → PC = Jump back address |
| shouldBranch | Tells us if we should branch                                                                                                                   |

|            | 0 → Does not Branch<br>1 → Branches                                                                                                                            |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IorD       | Tells us what spot in memory we will be reading from $00 \rightarrow PC$ Addr $01 \rightarrow Immediate$ Generator $10 \rightarrow ALUOut$ $11 \rightarrow SP$ |
| MemWrite   | Controls when we can write to memory 0 → Does not write to Mem 1 → Writes to Mem                                                                               |
| MemRead    | Controls when we can read from memory 0 → Does not read to Mem 1 → Reads to Mem                                                                                |
| RegFileSrc | Controls what data gets sent to the regfile  00 → Reg file data = MDR  01 → Reg file data = B  10 → Reg file data = ALUOut  11 → Reg file data = immGen        |
| IRWrite    | Controls when we can write to the instruction register $0 \rightarrow$ Does not write to IR $1 \rightarrow$ Writes to IR                                       |
| RegWrite   | Controls when we can write onto the reg file<br>0 → Does not write to Reg<br>1 → Writes to Reg                                                                 |
| ALUOp      | Controls the ALU Control, allowing it to know what operation to send to the ALU 00 → Add 01 → Subtract 10 → Follow Instruction opcode 11 → Alter Opcode        |
| ALUSrcA    | Acts as input 1 to the ALU $00 \rightarrow PC$ $01 \rightarrow ALUOut$                                                                                         |

|            | $ \begin{array}{c} 10 \to A \\ 11 \to SP \end{array} $                                                                                                  |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| ALUSrcB    | Acts as input 2 to the ALU<br>$00 \rightarrow B$<br>$01 \rightarrow ImmGen$<br>$10 \rightarrow MDR$<br>$11 \rightarrow 2$                               |
| Return SRC | Controls what register will get written onto for certain instructions $00 \rightarrow Inst[6:5]$ $01 \rightarrow Inst[8:7]$ $10 \rightarrow Inst[10:9]$ |
| DataSrc    | Controls what data gets read into memory $00 \rightarrow A$ $01 \rightarrow PC$ $10 \rightarrow Inputio$                                                |
| OperandSrc | Controls what data gets read into A 00 - inst[6:5] 01 - r1 10 - r2 11 - r3                                                                              |

# **Testing Plan (Integration & Unit)**

| Components:             | Test:                                |
|-------------------------|--------------------------------------|
| Memory                  | Load In Add inst                     |
| IorD Mux                | Load In Subtract inst                |
| Inst. Register          | Load In XOR inst                     |
| MDR                     | Load In OR inst                      |
| Output Mux              | Load In AND inst                     |
| PC                      | Load In Shift Left Logical inst      |
| PCWrite/Jump Or         | Load In Shift Right Logical inst     |
| Branch/ShouldBranch And | Load In Shift Right Arithmetic inst  |
| Branch Mux              | Load In Or Immediate inst            |
|                         | Load In Xor Immediate inst           |
|                         | Load In And Immediate inst           |
|                         | Load In Add Immediate inst           |
|                         | Load In Shift Left Logical Imm inst  |
|                         | Load In Shift Right Logical Imm inst |
|                         | Load In Shift Right Arith Imm inst   |
|                         | Load In Set Less Than inst           |
|                         | Load In Branch == inst               |
|                         | Load In Branch != inst               |
|                         | Load In Branch < inst                |
|                         | Load In Branch >= inst               |
|                         | Load In Jump And Link inst           |
|                         | Load In Load inst                    |
|                         | Load In Store inst                   |
|                         | Load In StoreSp inst                 |
|                         | Load In LoadSp inst                  |
|                         | Load In OpenSP inst                  |
|                         | Load In CloseSP inst                 |
|                         | Load In Lui inst                     |
|                         | Load In Jump Back inst               |
|                         | Load In Swap inst                    |
|                         | Load In Alter Registers inst         |

| Regfile        | Load in X for R1 confirm its in A     |  |  |
|----------------|---------------------------------------|--|--|
| WriteRegMux    | Load in X for R2 confirm its in B     |  |  |
| ReadRegMux     | Load 0 Selector Bit in RegFileSrc Mux |  |  |
| A              | Load 1 Selector Bit in RegFileSrc Mux |  |  |
| В              | Load 0 Selector Bit in IorD Mux       |  |  |
| SP             | Load 1 Selector Bit in IorD Mux       |  |  |
| RegFileSrc Mux | Load 2 Selector Bit in IorD Mux       |  |  |
| ImmGen         | Load 0 Selector Bit in WriteReg Mux   |  |  |
|                | Load 1 Selector Bit in WriteReg Mux   |  |  |
|                | Load 2 Selector Bit in WriteReg Mux   |  |  |
|                | Load 3 Selector Bit in WriteReg Mux   |  |  |
|                | Load 0 Selector Bit in ReadReg Mux    |  |  |
|                | Load 1 Selector Bit in ReadReg Mux    |  |  |
|                | Load 2 Selector Bit in ReadReg Mux    |  |  |
|                | Load 3 Selector Bit in ReadReg Mux    |  |  |
|                |                                       |  |  |
| ALUSrcA Mux    | Perform add                           |  |  |
| ALUSrcB Mux    | Perform sub                           |  |  |
| ALU            | Perform XOR                           |  |  |
| ALU Control    | Perform OR                            |  |  |
| ALUOut         | Perform AND                           |  |  |
|                | Perform Shift Left Log                |  |  |
|                | Perform Shift Right Log               |  |  |
|                | erform Shift Right Arth               |  |  |
|                | Perform Ori                           |  |  |
|                | Perform Xori                          |  |  |
|                | Perform Andi                          |  |  |
|                | Perform Slli                          |  |  |
|                | Perform Srli                          |  |  |
|                | Perform Srai                          |  |  |
|                | Perform SIt                           |  |  |
|                | Perform ==                            |  |  |
|                | Perform !=                            |  |  |
|                | Perform <                             |  |  |
|                | Perform >=                            |  |  |

|                         | Perform JAL                |  |  |  |
|-------------------------|----------------------------|--|--|--|
|                         | Perform Load               |  |  |  |
|                         | Perform Store              |  |  |  |
|                         | Perform StoreSp            |  |  |  |
|                         | Perform LoadSP             |  |  |  |
|                         | Perform OpenSP             |  |  |  |
|                         | Perform CloseSP            |  |  |  |
|                         | Perform Lui                |  |  |  |
|                         | Perform JumpBack           |  |  |  |
|                         | Perform Swap               |  |  |  |
|                         | Perform Alter              |  |  |  |
|                         |                            |  |  |  |
| Memory                  | Load add inst              |  |  |  |
| IorD Mux                | Load sub inst              |  |  |  |
| Inst. Register          | Load XOR inst              |  |  |  |
| MDR                     | Load OR inst               |  |  |  |
| Output Mux              | Load AND inst              |  |  |  |
| PC                      | Load Shift Left Log inst   |  |  |  |
| PCWrite/Jump Or         | Load Shift Right Log inst  |  |  |  |
| Branch/ShouldBranch And | Load Shift Right Arth inst |  |  |  |
| Branch Mux              | Load Ori inst              |  |  |  |
| Regfile                 | Load Xori inst             |  |  |  |
| WriteRegMux             | Load Andi inst             |  |  |  |
| ReadReg1Mux             | Load Slli inst             |  |  |  |
| A                       | Load Srli inst             |  |  |  |
| В                       | Load Srai inst             |  |  |  |
| SP                      | Load SIt inst              |  |  |  |
| RegFileSrc Mux          | Load == inst               |  |  |  |
|                         | Load != inst               |  |  |  |
|                         | Load < inst                |  |  |  |
|                         | Load >= inst               |  |  |  |
|                         | Load JAL inst              |  |  |  |
|                         | Load Load inst             |  |  |  |
|                         | Load Store inst            |  |  |  |
|                         | Load StoreSp inst          |  |  |  |
|                         | Load LoadSP inst           |  |  |  |
|                         |                            |  |  |  |

|                | Load OpenSP inst         |
|----------------|--------------------------|
|                | Load CloseSP inst        |
|                | Load Lui inst            |
|                | Load JumpBack inst       |
|                | Load Swap inst           |
|                | Load Alter inst          |
|                |                          |
| Regfile        | Perform add              |
| WriteRegMux    | Perform sub              |
| ReadReg1Mux    | Perform XOR              |
| A              | Perform OR               |
| В              | Perform AND              |
| SP             | Perform Shift Left Log   |
| RegFileSrc Mux | Perform Shift Right Log  |
| ImmGen         | Perform Shift Right Arth |
| ALUSrcA Mux    | Perform Ori              |
| ALUSrcB Mux    | Perform Xori             |
| ALU            | Perform Andi             |
| ALU Control    | Perform Slli             |
| ALUOut         | Perform Srli             |
|                | Perform Srai             |
|                | Perform SIt              |
|                | Perform ==               |
|                | Perform !=               |
|                | Perform <                |
|                | Perform >=               |
|                | Perform JAL              |
|                | Perform Load             |
|                | Perform Store            |
|                | Perform StoreSp          |
|                | Perform LoadSP           |
|                | Perform OpenSP           |
|                | Perform CloseSP          |
|                | Perform Lui              |
|                | Perform JumpBack         |
|                | Perform Swap             |
|                |                          |

|                         | Perform Alter                                          |
|-------------------------|--------------------------------------------------------|
|                         |                                                        |
| Memory                  | Confirm Add produces correct value                     |
| lorD Mux                | Confirm Subtract produces correct value                |
| Inst. Register          | Confirm XOR produces correct value                     |
| MDR                     | Confirm OR produces correct value                      |
| Output Mux              | Confirm AND produces correct value                     |
| PC                      | Confirm Shift Left Logical produces correct value      |
| PCWrite/Jump Or         | Confirm Shift Right Logical produces correct value     |
| Branch/ShouldBranch And | Confirm Shift Right Arithmetic produces correct value  |
| Branch Mux              | Confirm Or Immediate produces correct value            |
| Regfile                 | Confirm Xor Immediate produces correct value           |
| WriteRegMux             | Confirm And Immediate produces correct value           |
| ReadReg1Mux             | Confirm Add Immediate produces correct value           |
| A                       | Confirm Shift Left Logical Imm produces correct value  |
| В                       | Confirm Shift Right Logical Imm produces correct value |
| SP                      | Confirm Shift Right Arith Imm produces correct value   |
| RegFileSrc Mux          | Confirm Set Less Than produces correct value           |
| ImmGen                  | Confirm Branch == produces correct value               |
| ALUSrcA Mux             | Confirm Branch != produces correct value               |
| ALUSrcB Mux             | Confirm Branch < produces correct value                |
| ALU                     | Confirm Branch >= produces correct value               |
| ALU Control             | Confirm Jump And Link produces correct value           |
| ALUOut                  | Confirm Load produces correct value                    |
|                         | Confirm Store produces correct value                   |
|                         | Confirm StoreSp produces correct value                 |
|                         | Confirm LoadSp produces correct value                  |
|                         | Confirm OpenSP produces correct value                  |
|                         | Confirm CloseSP produces correct value                 |
|                         | Confirm Lui produces correct value                     |
|                         | Confirm Jump Back produces correct value               |
|                         | Confirm Swap produces correct value                    |
|                         | Confirm Alter Registers produces correct value         |
|                         | Confirm Rel-Prime produces correct value               |

### **Control**

## **Diagram for Main Control**



## **ALU Control Truth Table**

|        | Inputs       |              |              |  |  |  |
|--------|--------------|--------------|--------------|--|--|--|
| ALUOut | Opcode       | Alter Opcode | ALUCtrl      |  |  |  |
| 00     | -            | -            | 0000 (+)     |  |  |  |
| 01     | -            | -            | 0001 (-)     |  |  |  |
| 10     | 00000 (add)  | -            | 0000 (+)     |  |  |  |
| 10     | 00001 (sub)  | -            | 0001 (-)     |  |  |  |
| 10     | 00010 (xor)  | -            | 0111 (+)     |  |  |  |
| 10     | 00011 (or)   | -            | 0101 ( )     |  |  |  |
| 10     | 00100 (and)  | -            | 0110 (&)     |  |  |  |
| 10     | 00101 (sll)  | -            | 0010 (<<<)   |  |  |  |
| 10     | 00110 (stop) | -            | Won't happen |  |  |  |
| 10     | 01000 (ori)  | -            | 0101 ( )     |  |  |  |
| 10     | 01001 (xori) | -            | 0111 (+)     |  |  |  |
| 10     | 01010 (andi) | -            | 0110 (&)     |  |  |  |
| 10     | 01011 (addi) | -            | 0000 (+)     |  |  |  |
| 10     | 01100 (slli) | -            | 0010 (<<<)   |  |  |  |
| 10     | 01101 (srli) | -            | 0011 (>>>)   |  |  |  |
| 10     | 01110 (srai) | -            | 0100 (>>)    |  |  |  |
| 10     | 01111 (slt)  | -            | 1011 (<)     |  |  |  |
| 10     | 10000 (beq)  | -            | 1000 (=)     |  |  |  |
| 10     | 10001 (bne)  | -            | 1010 (!=)    |  |  |  |

| 10 | 10010 (blt)     | -           | 1011 (<)     |
|----|-----------------|-------------|--------------|
| 10 | 10011 (bge)     | -           | 1011 (>=)    |
| 10 | 10111 (storesp) | -           | 0000 (+)     |
| 10 | 11000 (loadsp)  | -           | 1111 (add8+) |
| 10 | 11001 (movesp)  | -           | 0000 (+)     |
| 10 | 11101 (swap)    | -           | 1110 (add0)  |
| 11 | -               | 00000 (+)   | 0000 (+)     |
| 11 | -               | 00001 (-)   | 0001 (-)     |
| 11 | -               | 01101 (L0)  | 1100 (L0)    |
| 11 | -               | 01110 (L1)  | 1101 (L1)    |
| 11 | -               | 00110 (srl) | 0011 (>>>)   |
| 11 | -               | 00111 (sra) | 0100 (>>)    |

## **Testing**

Under phase 1 of Integration Plan

# Appendix

## **RTL Components Single-Cycle**

| Component              | Inputs                                                                          | Inpu<br>t<br>Size<br>(bits | Outputs                                             | Input<br>Size<br>(bits) | Behavior                                                                                                           | RTL<br>Symbols                 |
|------------------------|---------------------------------------------------------------------------------|----------------------------|-----------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------|
| Program<br>Counter     |                                                                                 | 16                         |                                                     | 16                      | Holds next instruction                                                                                             | PC                             |
| Register               | Register ID                                                                     | 2                          | Data in register                                    | 16                      | Stores information in the register for easy access                                                                 | Reg[ID]                        |
| ALU                    | <ol> <li>Operand X</li> <li>Operand Y</li> <li>Operator</li> </ol>              | 1 to<br>16                 | Result of ALU                                       | 16                      | Sets PC to some immediate that it will possibly branch too                                                         | +, -, ?==,<br>?>=, ?<, ?!=     |
| Memory Data            | Memory<br>address                                                               | 16                         | Data at the address                                 | 16                      | Pulls the instruction located at PC & returns it                                                                   | Mem[addr]                      |
| Instruction Data       | Start digit     End digit                                                       |                            | Stores instructions into designated spots in memory | 1 to 16                 | Pulls the individual parts of each instructions & loads them into the designated spot                              | inst[X:Y]                      |
| Immediate<br>Generator | Immediate                                                                       | 16                         | Constant value specified in the instruction.        | 16                      | Takes in the bits from our instruction representing the immediate and switches it into an actual immediate number. | imm                            |
| Mux                    | Will take in<br>as many<br>arguments as<br>needed along<br>with selector<br>bit | 1 to<br>16                 | PC+=4<br>or<br>PC += SE(imm)                        | 1 to 16                 | Uses a selector bit to go to another operation                                                                     | Mux[input1, input2,](selector) |
| Control Unit           | Control signal                                                                  | 4                          | Branch<br>MemRead                                   | Selector<br>for all     | Takes in the opcode and interprets it. After that,                                                                 | Control                        |

|  |  | MemtoReg<br>ALUop<br>MemWrite<br>RegWrite | signal<br>inputs | the control unit will<br>generate control signals. |  |
|--|--|-------------------------------------------|------------------|----------------------------------------------------|--|
|  |  |                                           |                  |                                                    |  |

## **RTL Instruction Single-Cycle**

| Name /<br>Type            | Instruction | Single-Cycle RTL                                                                                | Comment                                                     |
|---------------------------|-------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| Add / R                   | add         | PC = PC + 2 Inst = Mem[PC] rID = Reg[inst[6:5]] a = Mem[inst[15:7]] result = rX + a rX = result |                                                             |
| Subtract / R              | sub         | result = rX - a<br>rX = result                                                                  | Follows the same format as the previous R type instruction. |
| XOR / R                   | xor         | $result = rX \oplus a$ $rX = result$                                                            | Follows the same format as the previous R type instruction. |
| OR / R                    | or          | result = rX   a<br>rX = result                                                                  | Follows the same format as the previous R type instruction. |
| AND / R                   | and         | result = rX & a<br>rX = result                                                                  | Follows the same format as the previous R type instruction. |
| Shift Left<br>Logical / R | sll         | result = rX << a<br>rX = result                                                                 | Follows the same format as the previous R type instruction. |

| Name /<br>Type                 | Instruction | Single-Cycle RTL                                                                                  | Comment                                                     |
|--------------------------------|-------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| Shift Right<br>Logical / R     | srl         | result = rX >> a<br>rX = result                                                                   | Follows the same format as the previous R type instruction. |
| Shift Right<br>Arithmetic / R  | sra         | a = Mem[inst[15:7]]<br>result = SE(rX >> a)<br>rX = result                                        | One is zero extend & one is sign extend                     |
| Or Immediate /                 | ori         | PC = PC + 2 Inst = Mem[PC] rX = Reg[inst[6:5]] imm = SE(inst[15:7]) result = rX   imm rX = result |                                                             |
| Xor Immediate /                | xori        | result = rX + imm $rX = result$                                                                   | Follows the same format as the previous I type instruction. |
| And Immediate / I              | andi        | result = rX & imm<br>rX = result                                                                  | Follows the same format as the previous I type instruction. |
| Add Immediate / I              | addi        | $ result = rX \oplus imm $ $ rX = result $                                                        | Follows the same format as the previous I type instruction. |
| Shift Left<br>Logical Imm / I  | slli        | result = rX << imm<br>rX = result                                                                 | Follows the same format as the previous I type instruction. |
| Shift Right<br>Logical Imm / I | srli        | result = rX >> imm<br>rX = result                                                                 | Follows the same format as the previous I type instruction. |

| Name /<br>Type               | Instruction | Single-Cycle RTL                                                                                                                                     | Comment                                                                                      |
|------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| Shift Right<br>Arith Imm / I | srai        | imm = SE(inst[15:7]) result = SE(rX >> imm) rX = result                                                                                              |                                                                                              |
| Set Less Than / R            | slt         | PC = PC + 2 Inst = Mem[PC] rX = Reg[inst[6:5]] a = Mem[inst[15:7]] result = rX ?< a rX = result                                                      | Not sure about doing in an if in the RTL instruction  If rX < a it will output 1 otherwise 0 |
| Branch == / B                | beq         | PC = PC + 2 Inst = Mem[PC] rX = Reg[inst[6:5]] rX2 = Reg[inst[8:7]] a = SE(inst[15:9]) target = PC + imm result = (rX ?== a) if result PC = target   |                                                                                              |
| Branch != / B                | bne         | PC = PC + 2 Inst = Mem[PC] rX = Reg[inst[6:5]] rX2 = Reg[inst[8:7]] a = SE(inst[15:9]) target = PC + imm result = (rX ?!= rX2) if result PC = target |                                                                                              |
| Branch < / B                 | blt         | PC = PC + 2 Inst = Mem[PC] rX = Reg[inst[6:5]] rX2 = Reg[inst[8:7]] a = SE(inst[15:9]) target = PC + imm result = (rX ? < rX2) if result PC = target |                                                                                              |
| Branch >= / B                | bge         | PC = PC + 2 $Inst = Mem[PC]$                                                                                                                         |                                                                                              |

| Name /<br>Type    | Instruction | Single-Cycle RTL                                                                                                                                           | Comment |
|-------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|                   |             | rX = Reg[inst[6:5]]<br>rX2 =Reg[inst[8:7]]<br>a = SE(inst[15:9])<br>target = PC + imm<br>result = (rX ?>= rX2)<br>if result<br>PC = target                 |         |
| Jump And Link / J | jal         | PC = PC + 2 Inst = Mem[PC] Mem[SP] = PC + 2 HP += 6 Mem[HP] = Reg[0] HP2 = HP -2 Mem[HP2] = Reg[1] HP3 = HP - 4 Mem[HP3] = Reg[2] PC = SE(inst[15:5]) << 1 |         |
| Load / R          | load        | PC = PC + 2<br>inst = Mem[PC]<br>rX = Reg[inst[6:5]]<br>rX = Mem[inst[15:7]]                                                                               |         |
| Store / R         | store       | PC = PC + 2<br>inst = Mem[PC]<br>Mem[inst[15:7]] = rX                                                                                                      |         |
| StoreSp / R       | storesp     | PC = PC + 2<br>inst = Mem[PC]<br>rX = Reg[inst[6:5]]<br>offset = SE(inst[15:7])<br>address = SP + offset<br>Mem[address] = rX                              |         |
| LoadSp / R        | loadsp      | PC = PC + 2<br>inst = Mem[PC]<br>rX = Reg[inst[6:5]]<br>offset = SE(inst[15:7])<br>address = SP + offset<br>rX = Mem[address]                              |         |
| OpenSP / S        | opensp      | PC = PC + 2<br>inst = Mem[PC]<br>SP += SE(inst[15:5])                                                                                                      |         |

| Name /<br>Type     | Instruction | Single-Cycle RTL                                                                                                                                       | Comment |
|--------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| CloseSP / S        | closesp     | PC = PC + 2<br>inst = Mem[PC]<br>SP -= SE(inst[15:5])                                                                                                  |         |
| Lui / S            | lui         | PC = PC + 2<br>inst = Mem[PC]<br>rX = Reg[2]<br>result = inst[15:5] << 5<br>rX = result                                                                |         |
| Jump Back / J      | jb          | PC = PC + 2<br>Inst = Mem[PC]<br>Reg[0] = Mem[HP]<br>HP2 = HP - 2<br>Reg[1] = Mem[HP2]<br>HP3 = HP - 4<br>Reg[2] = Mem[HP3]<br>HP -= 6<br>PC = Mem[SP] |         |
| Swap / C           | swap        | PC = PC + 2 Inst = Mem[PC] rX = Reg[inst[6:5]] rY = Reg[inst[8:7]] rX = rY rY = rX                                                                     |         |
| Alter Register / A | alter       | PC = PC + 2 Inst = Mem[PC] rX = Reg[inst[6:5]] rX2 = Reg[inst[8:7]] rd = Reg[inst[10:9]] op = imm(inst[11:15]) result = rX op rX2 Reg[rd] = result     |         |

### **Checking for Errors:**

To ensure our RTL instructions will work as intended, we have followed the same format as the instructions given to us in class and consulted with our Professor. We have also worked out our instructions to make sure they produced the expected results.